Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Submit feedback
Contribute to GitLab
Sign in
Toggle navigation
E
eddr3
Project
Project
Details
Activity
Releases
Cycle Analytics
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Charts
Issues
0
Issues
0
List
Board
Labels
Milestones
Wiki
Wiki
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Charts
Create a new issue
Commits
Issue Boards
Open sidebar
Elphel
eddr3
Commits
0bd9ef33
Commit
0bd9ef33
authored
May 31, 2014
by
Andrey Filippov
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
change DM* I/O standard to SSTL15
parent
37d1bee7
Changes
3
Hide whitespace changes
Inline
Side-by-side
Showing
3 changed files
with
23 additions
and
20 deletions
+23
-20
.project
.project
+15
-15
ddrc_test01.v
ddrc_test01.v
+4
-3
ddrc_test01.xdc
ddrc_test01.xdc
+4
-2
No files found.
.project
View file @
0bd9ef33
...
...
@@ -46,77 +46,77 @@
<link>
<name>
vivado_logs/VivadoBitstream.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoBitstream-201405
15155524262
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoBitstream-201405
31004107237
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoOpt.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoOpt-201405
22174846453
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoOpt-201405
31003924649
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoOptPhys.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoOptPhys-201405
15155524262
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoOptPhys-201405
31004107237
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoOptPower.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoOptPower-201405
22174846453
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoOptPower-201405
31003924649
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoPlace.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoPlace-201405
22174846453
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoPlace-201405
31003924649
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoRoute.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoRoute-201405
15155524262
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoRoute-201405
31004107237
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoSynthesis.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoSynthesis-201405
22174846453
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoSynthesis-201405
31003924649
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoTimimgSummaryReportImplemented.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoTimimgSummaryReportImplemented-201405
15155524262
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoTimimgSummaryReportImplemented-201405
31004107237
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoTimimgSummaryReportSynthesis.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoTimimgSummaryReportSynthesis-201405
22174846453
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoTimimgSummaryReportSynthesis-201405
31003924649
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoTimingReportImplemented.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoTimingReportImplemented-201405
15155524262
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoTimingReportImplemented-201405
31004107237
.log
</location>
</link>
<link>
<name>
vivado_logs/VivadoTimingReportSynthesis.log
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoTimingReportSynthesis-201405
22174846453
.log
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_logs/VivadoTimingReportSynthesis-201405
31003924649
.log
</location>
</link>
<link>
<name>
vivado_state/eddr3-opt-phys.dcp
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_state/eddr3-opt-phys-201405
15155524262
.dcp
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_state/eddr3-opt-phys-201405
31004107237
.dcp
</location>
</link>
<link>
<name>
vivado_state/eddr3-place.dcp
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_state/eddr3-place-201405
22174846453
.dcp
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_state/eddr3-place-201405
31003924649
.dcp
</location>
</link>
<link>
<name>
vivado_state/eddr3-route.dcp
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_state/eddr3-route-201405
15155524262
.dcp
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_state/eddr3-route-201405
31004107237
.dcp
</location>
</link>
<link>
<name>
vivado_state/eddr3-synth.dcp
</name>
<type>
1
</type>
<location>
/data/vdt/vdt-projects/eddr3/vivado_state/eddr3-synth-201405
22174846453
.dcp
</location>
<location>
/data/vdt/vdt-projects/eddr3/vivado_state/eddr3-synth-201405
31003924649
.dcp
</location>
</link>
</linkedResources>
</projectDescription>
ddrc_test01.v
View file @
0bd9ef33
...
...
@@ -255,19 +255,20 @@ always @ (posedge axi_rst or posedge axi_aclk) begin
if
(
axi_rst
)
select_status
<=
1'b0
;
else
if
(
axird_start_burst
)
select_status
<=
(((
axird_pre_araddr
^
STATUS_ADDR
)
&
STATUS_ADDR_MASK
)
==
0
)
;
end
/*
// Clock and reset from PS
reg
frst_inv
;
always
@
(
negedge
frst
[
0
]
or
posedge
axi_aclk
)
begin
if
(
!
frst
[
0
])
frst_inv
<=
1'b1
;
else
frst_inv
<=
1'b0
;
end
*/
/*
`ifndef IVERILOG
(* dont_touch = "true" *)
`endif
wire frst_inv= ~frst[0];
*/
//BUFG bufg_axi_rst_i (.O(axi_rst),.I(~frst[0]));
BUFG
bufg_axi_rst_i
(
.
O
(
axi_rst
)
,.
I
(
frst_inv
))
;
...
...
ddrc_test01.xdc
View file @
0bd9ef33
...
...
@@ -194,11 +194,13 @@ set_property PACKAGE_PIN G7 [get_ports {NDQSU}]
set_property IOSTANDARD DIFF_SSTL15_T_DCI [get_ports {NDQSU}]
# inout SDDML, // LDM I/O pad (actually only output)
set_property IOSTANDARD SSTL15_T_DCI [get_ports {SDDML}]
#set_property IOSTANDARD SSTL15_T_DCI [get_ports {SDDML}]
set_property IOSTANDARD SSTL15 [get_ports {SDDML}]
set_property PACKAGE_PIN L5 [get_ports {SDDML}]
# inout SDDMU, // UDM I/O pad (actually only output)
set_property IOSTANDARD SSTL15_T_DCI [get_ports {SDDMU}]
#set_property IOSTANDARD SSTL15_T_DCI [get_ports {SDDMU}]
set_property IOSTANDARD SSTL15 [get_ports {SDDMU}]
set_property PACKAGE_PIN J5 [get_ports {SDDMU}]
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment