wiresigned[DTT_IN_WIDTH-1:0]dbg_dtt_r_data={dtt_r_data_w[DTT_IN_WIDTH-1],dtt_r_data_w[DTT_IN_WIDTH-1:1]};// SuppressThisWarning VEditor : debug only signal
regpre_last_out_r;
wirepre_last_in_w;
...
...
@@ -178,36 +174,8 @@ module mclt16x16_bayer#(
inv_checker_r4<=inv_checker_r3;
end
if(phases[8])begin
pix_d_r<=pix_d;
window_r<=window_w;
end
if(phases[9])pix_wnd_r<=pix_d_r*window_r;// 1 MSB is extra