Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Submit feedback
Contribute to GitLab
Sign in
Toggle navigation
E
ezynq
Project
Project
Details
Activity
Releases
Cycle Analytics
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Charts
Issues
0
Issues
0
List
Board
Labels
Milestones
Wiki
Wiki
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Charts
Create a new issue
Commits
Issue Boards
Open sidebar
Elphel
ezynq
Commits
89bb3ac2
Commit
89bb3ac2
authored
Mar 07, 2014
by
Oleg Dzhimiev
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
changed //(invalid) to /* */
parent
bbbfb42e
Changes
2
Show whitespace changes
Inline
Side-by-side
Showing
2 changed files
with
6 additions
and
6 deletions
+6
-6
ezynq_microzed.h
u-boot-tree/include/configs/ezynq/ezynq_microzed.h
+3
-3
ezynq_zed.h
u-boot-tree/include/configs/ezynq/ezynq_zed.h
+3
-3
No files found.
u-boot-tree/include/configs/ezynq/ezynq_microzed.h
View file @
89bb3ac2
...
...
@@ -78,10 +78,10 @@
#define CONFIG_EZYNQ_MIO_SDIO_0__PULLUP
#define CONFIG_EZYNQ_MIO_SDCD_0 46
/* any but 7,8 */
#define CONFIG_EZYNQ_MIO_SDCD_0__PULLUP
/
/#define CONFIG_EZYNQ_MIO_SDWP_0 50
/* #any but 7,8 */
/
/#define CONFIG_EZYNQ_MIO_SDWP_0__PULLUP
/
*#define CONFIG_EZYNQ_MIO_SDWP_0 50*/
/* #any but 7,8 */
/
*#define CONFIG_EZYNQ_MIO_SDWP_0__PULLUP*/
#define CONFIG_EZYNQ_MIO_UART_1 48
/* # 8+4*N */
/
/#define CONFIG_EZYNQ_MIO_UART_0 50
/* # 8+4*N */
/
*#define CONFIG_EZYNQ_MIO_UART_0 50*/
/* # 8+4*N */
/* LED will be OFF */
#define CONFIG_EZYNQ_MIO_INOUT_47 OUT
/* Make output, do not set data. Will be set after debug will be over */
#define CONFIG_EZYNQ_MIO_GPIO_OUT_7 1
/* Set selected GPIO output to 0/1 */
...
...
u-boot-tree/include/configs/ezynq/ezynq_zed.h
View file @
89bb3ac2
...
...
@@ -29,7 +29,7 @@
/* Boot debug setup */
#define CONFIG_EZYNQ_BOOT_DEBUG Y
/* configure UARTx and send register dumps there.*/
#define CONFIG_EZYNQ_LOCK_SLCR OFF
/* Lock SLCR registers when all is done. */
/
/#define CONFIG_EZYNQ_LED_DEBUG 47
/* toggle LED during boot */
/
*#define CONFIG_EZYNQ_LED_DEBUG 47*/
/* toggle LED during boot */
#define CONFIG_EZYNQ_UART_DEBUG_USE_LED N
/* turn on/off LED while waiting for transmit FIFO not full */
#define CONFIG_EZYNQ_DUMP_SLCR_EARLY N
/* Dump SLCR registers as soon as UART is initialized (depends on CONFIG_EZYNQ_BOOT_DEBUG) */
...
...
@@ -82,8 +82,8 @@
#define CONFIG_EZYNQ_MIO_SDWP_0__PULLUP
#define CONFIG_EZYNQ_MIO_UART_1 48
/* # 8+4*N */
/* LED will be OFF */
/
/#define CONFIG_EZYNQ_MIO_INOUT_47 OUT
/* Make output, do not set data. Will be set after debug will be over */
/
/#define CONFIG_EZYNQ_MIO_GPIO_OUT_7 1
/* Set selected GPIO output to 0/1 */
/
*#define CONFIG_EZYNQ_MIO_INOUT_47 OUT*/
/* Make output, do not set data. Will be set after debug will be over */
/
*#define CONFIG_EZYNQ_MIO_GPIO_OUT_7 1*/
/* Set selected GPIO output to 0/1 */
#define CONFIG_EZYNQ_UART_DEBUG_CHANNEL 0x1
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment