/******************************************************************************* * Module: mcont_common_chnbuf_reg * Date:2015-01-19 * Author: Andrey Filippov * Description: Registering data from channel buffer to memory controller * * Copyright (c) 2015 Elphel, Inc. * mcont_common_chnbuf_reg.v is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation, either version 3 of the License, or * (at your option) any later version. * * mcont_common_chnbuf_reg.v is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program. If not, see . * * Additional permission under GNU GPL version 3 section 7: * If you modify this Program, or any covered work, by linking or combining it * with independent modules provided by the FPGA vendor only (this permission * does not extend to any 3-rd party modules, "soft cores" or macros) under * different license terms solely for the purpose of generating binary "bitstream" * files and/or simulating the code, the copyright holders of this Program give * you the right to distribute the covered work without those independent modules * as long as the source code for them is available from the FPGA vendor free of * charge, and there is no dependence on any encrypted modules for simulating of * the combined code. This permission applies to you if the distributed code * contains all the components and scripts required to completely simulate it * with at least one of the Free Software programs. *******************************************************************************/ `timescale 1ns/1ps module mcont_common_chnbuf_reg #( parameter CHN_NUMBER=0 )( input rst, input clk, input [3:0] ext_buf_rchn, // ==run_chn_d valid 1 cycle ahead of ext_buf_rd!, maybe not needed - will be generated externally input ext_buf_rrefresh, input ext_buf_page_nxt, input seq_done, // sequence done input ext_buf_run, output reg buf_done, // sequence done for the specified channel output reg page_nxt, output reg buf_run ); reg buf_chn_sel; always @ (posedge clk) begin if (rst) buf_chn_sel <= 0; else buf_chn_sel <= (ext_buf_rchn==CHN_NUMBER) && !ext_buf_rrefresh; if (rst) buf_done <= 0; else buf_done <= buf_chn_sel && seq_done; if (rst) buf_run <= 0; else buf_run <= (ext_buf_rchn==CHN_NUMBER) && !ext_buf_rrefresh && ext_buf_run; end always @ (posedge clk) page_nxt <= ext_buf_page_nxt && (ext_buf_rchn==CHN_NUMBER) && !ext_buf_rrefresh; endmodule