/******************************************************************************* * File: x393_tasks_mcntrl_en_dis_priority.vh * Date:2015-02-07 * Author: Andrey Filippov * Description: Simulation tasks for software reading/writing (with test patterns) * of the block buffers. * * Copyright (c) 2015 Elphel, Inc. * x393_tasks_mcntrl_en_dis_priority.vh is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation, either version 3 of the License, or * (at your option) any later version. * * x393_tasks_mcntrl_en_dis_priority.vh is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program. If not, see . * * Additional permission under GNU GPL version 3 section 7: * If you modify this Program, or any covered work, by linking or combining it * with independent modules provided by the FPGA vendor only (this permission * does not extend to any 3-rd party modules, "soft cores" or macros) under * different license terms solely for the purpose of generating binary "bitstream" * files and/or simulating the code, the copyright holders of this Program give * you the right to distribute the covered work without those independent modules * as long as the source code for them is available from the FPGA vendor free of * charge, and there is no dependence on any encrypted modules for simulating of * the combined code. This permission applies to you if the distributed code * contains all the components and scripts required to completely simulate it * with at least one of the Free Software programs. *******************************************************************************/ task enable_cmda; input en; begin write_contol_register(MCONTR_PHY_0BIT_ADDR + MCONTR_PHY_0BIT_CMDA_EN + en, 0); end endtask task enable_cke; input en; begin write_contol_register(MCONTR_PHY_0BIT_ADDR + MCONTR_PHY_0BIT_CKE_EN + en, 0); end endtask task activate_sdrst; input en; begin write_contol_register(MCONTR_PHY_0BIT_ADDR + MCONTR_PHY_0BIT_SDRST_ACT + en, 0); end endtask task enable_refresh; input en; begin write_contol_register(MCONTR_TOP_0BIT_ADDR + MCONTR_TOP_0BIT_REFRESH_EN + en, 0); end endtask task enable_memcntrl; input en; begin write_contol_register(MCONTR_TOP_0BIT_ADDR + MCONTR_TOP_0BIT_MCONTR_EN + en, 0); end endtask task enable_memcntrl_channels; input [15:0] chnen; // bit-per-channel, 1 - enable; begin ENABLED_CHANNELS = chnen; // currently enabled memory channels write_contol_register(MCONTR_TOP_16BIT_ADDR + MCONTR_TOP_16BIT_CHN_EN, {16'b0,chnen}); end endtask task enable_memcntrl_en_dis; input [3:0] chn; input en; begin if (en) begin ENABLED_CHANNELS = ENABLED_CHANNELS | (1<