/*! * Module:mcont_to_chnbuf_reg * @file mcont_to_chnbuf_reg.v * @date 2015-01-19 * @author Andrey Filippov * * @brief Registering data from memory controller to channel buffer * * @copyright Copyright (c) 2015 Elphel, Inc. * * License: * * mcont_to_chnbuf_reg.v is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation, either version 3 of the License, or * (at your option) any later version. * * mcont_to_chnbuf_reg.v is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program. If not, see . * * Additional permission under GNU GPL version 3 section 7: * If you modify this Program, or any covered work, by linking or combining it * with independent modules provided by the FPGA vendor only (this permission * does not extend to any 3-rd party modules, "soft cores" or macros) under * different license terms solely for the purpose of generating binary "bitstream" * files and/or simulating the code, the copyright holders of this Program give * you the right to distribute the covered work without those independent modules * as long as the source code for them is available from the FPGA vendor free of * charge, and there is no dependence on any encrypted modules for simulating of * the combined code. This permission applies to you if the distributed code * contains all the components and scripts required to completely simulate it * with at least one of the Free Software programs. */ `timescale 1ns/1ps module mcont_to_chnbuf_reg #( parameter CHN_NUMBER=0 )( input rst, input clk, input ext_buf_wr, input ext_buf_wpage_nxt, input [3:0] ext_buf_wchn, // input ext_buf_wrefresh, input ext_buf_wrun, input [63:0] ext_buf_wdata, // valid with ext_buf_wr output reg buf_wr_chn, // @ negedge mclk output reg buf_wpage_nxt_chn,// @ negedge mclk output reg buf_run, // @ negedge mclk output reg [63:0] buf_wdata_chn // @ negedge mclk ); reg buf_chn_sel; reg rst_nclk = 1; always @ (negedge clk) rst_nclk <= rst; always @ (negedge clk) begin if (rst_nclk) buf_chn_sel <= 0; else buf_chn_sel <= (ext_buf_wchn==CHN_NUMBER) && !ext_buf_wrefresh; if (rst_nclk) buf_wr_chn <= 0; else buf_wr_chn <= buf_chn_sel && ext_buf_wr; if (rst_nclk) buf_run <= 0; else buf_run <= (ext_buf_wchn==CHN_NUMBER) && !ext_buf_wrefresh && ext_buf_wrun; end always @ (negedge clk) begin buf_wpage_nxt_chn <= ext_buf_wpage_nxt && (ext_buf_wchn==CHN_NUMBER) && !ext_buf_wrefresh; end always @ (negedge clk) if (buf_chn_sel && ext_buf_wr) begin buf_wdata_chn <= ext_buf_wdata; end endmodule