/******************************************************************************* * Module: IBUFGDS * Date:2015-11-06 * Author: Andrey Filippov * Description: Module name "known" to synthesis, but missing in unisims * * Copyright (c) 2015 Elphel, Inc . * IBUFGDS.v is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation, either version 3 of the License, or * (at your option) any later version. * * IBUFGDS.v is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program. If not, see . * * Additional permission under GNU GPL version 3 section 7: * If you modify this Program, or any covered work, by linking or combining it * with independent modules provided by the FPGA vendor only (this permission * does not extend to any 3-rd party modules, "soft cores" or macros) under * different license terms solely for the purpose of generating binary "bitstream" * files and/or simulating the code, the copyright holders of this Program give * you the right to distribute the covered work without those independent modules * as long as the source code for them is available from the FPGA vendor free of * charge, and there is no dependence on any encrypted modules for simulating of * the combined code. This permission applies to you if the distributed code * contains all the components and scripts required to completely simulate it * with at least one of the Free Software programs. *******************************************************************************/ `timescale 1ns/1ps module IBUFGDS # ( parameter CAPACITANCE = "DONT_CARE", parameter DIFF_TERM = "FALSE", // parameter DQS_BIAS = "FALSE", // parameter IBUF_DELAY_VALUE = "0", parameter IBUF_LOW_PWR = "TRUE", // parameter IFD_DELAY_VALUE = "AUTO", parameter IOSTANDARD = "DEFAULT" )( output O, input I, input IB ); ibufds_ibufgds #( .CAPACITANCE (CAPACITANCE), .DIFF_TERM (DIFF_TERM), // .DQS_BIAS (HISPI_DQS_BIAS), // .IBUF_DELAY_VALUE (HISPI_IBUF_DELAY_VALUE), .IBUF_LOW_PWR (IBUF_LOW_PWR), // .IFD_DELAY_VALUE (HISPI_IFD_DELAY_VALUE), .IOSTANDARD (IOSTANDARD) ) ibufds_ibufgds_i ( .O (O), // output .I (I), // input .IB (IB) // input ); endmodule