mcont_to_chnbuf_reg.v 3.32 KB
Newer Older
1 2 3
/*******************************************************************************
 * Module: mcont_to_chnbuf_reg
 * Date:2015-01-19  
4
 * Author: Andrey Filippov     
5 6
 * Description: Registering data from memory controller to channel buffer
 *
7
 * Copyright (c) 2015 Elphel, Inc.
8 9 10 11 12 13 14 15 16 17 18 19
 * mcont_to_chnbuf_reg.v is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation, either version 3 of the License, or
 * (at your option) any later version.
 *
 *  mcont_to_chnbuf_reg.v is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/> .
20 21 22 23 24 25
 *
 * Additional permission under GNU GPL version 3 section 7:
 * If you modify this Program, or any covered work, by linking or combining it
 * with independent modules provided by the FPGA vendor only (this permission
 * does not extend to any 3-rd party modules, "soft cores" or macros) under
 * different license terms solely for the purpose of generating binary "bitstream"
26
 * files and/or simulating the code, the copyright holders of this Program give
27 28
 * you the right to distribute the covered work without those independent modules
 * as long as the source code for them is available from the FPGA vendor free of
Andrey Filippov's avatar
Andrey Filippov committed
29
 * charge, and there is no dependence on any encrypted modules for simulating of
30 31 32
 * the combined code. This permission applies to you if the distributed code
 * contains all the components and scripts required to completely simulate it
 * with at least one of the Free Software programs.
33 34 35 36 37 38 39 40 41
 *******************************************************************************/
`timescale 1ns/1ps

module  mcont_to_chnbuf_reg #(
parameter CHN_NUMBER=0
)(
    input rst,
    input clk,
    input                       ext_buf_wr,
42
    input                       ext_buf_wpage_nxt,
Andrey Filippov's avatar
Andrey Filippov committed
43 44
    input                 [3:0] ext_buf_wchn,     // 
    input                       ext_buf_wrefresh,
45
    input                       ext_buf_wrun,
46 47
    input                [63:0] ext_buf_wdata,    // valid with ext_buf_wr
    output reg                  buf_wr_chn,       // @ negedge mclk
48
    output reg                  buf_wpage_nxt_chn,// @ negedge mclk
49
    output reg                  buf_run,          // @ negedge mclk
50
    output reg           [63:0] buf_wdata_chn     // @ negedge mclk
51 52
);
    reg buf_chn_sel;
Andrey Filippov's avatar
Andrey Filippov committed
53 54 55 56
    reg rst_nclk = 1;
    always @ (negedge clk) rst_nclk <= rst;
    always @ (negedge clk) begin
        if (rst_nclk) buf_chn_sel <= 0;
Andrey Filippov's avatar
Andrey Filippov committed
57
        else     buf_chn_sel <= (ext_buf_wchn==CHN_NUMBER) && !ext_buf_wrefresh;
Andrey Filippov's avatar
Andrey Filippov committed
58
        
Andrey Filippov's avatar
Andrey Filippov committed
59
        if (rst_nclk) buf_wr_chn <= 0;
Andrey Filippov's avatar
Andrey Filippov committed
60
        else     buf_wr_chn <= buf_chn_sel && ext_buf_wr;
61

Andrey Filippov's avatar
Andrey Filippov committed
62
        if (rst_nclk) buf_run <= 0;
63
        else     buf_run <= (ext_buf_wchn==CHN_NUMBER) && !ext_buf_wrefresh && ext_buf_wrun;
64 65
    end
    
66
    always @ (negedge clk)  begin
Andrey Filippov's avatar
Andrey Filippov committed
67
        buf_wpage_nxt_chn <= ext_buf_wpage_nxt && (ext_buf_wchn==CHN_NUMBER)  && !ext_buf_wrefresh;
68
    end
69
    
70 71 72 73 74
    always @ (negedge clk) if (buf_chn_sel && ext_buf_wr) begin
        buf_wdata_chn <= ext_buf_wdata;
    end
endmodule