mcont_common_chnbuf_reg.v 3.07 KB
Newer Older
1 2 3
/*******************************************************************************
 * Module: mcont_common_chnbuf_reg
 * Date:2015-01-19  
4
 * Author: Andrey Filippov     
5 6
 * Description: Registering data from channel buffer to memory controller
 *
7
 * Copyright (c) 2015 Elphel, Inc.
8 9 10 11 12 13 14 15 16 17 18 19
 * mcont_common_chnbuf_reg.v is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation, either version 3 of the License, or
 * (at your option) any later version.
 *
 *  mcont_common_chnbuf_reg.v is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/> .
20 21 22 23 24 25
 *
 * Additional permission under GNU GPL version 3 section 7:
 * If you modify this Program, or any covered work, by linking or combining it
 * with independent modules provided by the FPGA vendor only (this permission
 * does not extend to any 3-rd party modules, "soft cores" or macros) under
 * different license terms solely for the purpose of generating binary "bitstream"
26
 * files and/or simulating the code, the copyright holders of this Program give
27 28
 * you the right to distribute the covered work without those independent modules
 * as long as the source code for them is available from the FPGA vendor free of
Andrey Filippov's avatar
Andrey Filippov committed
29
 * charge, and there is no dependence on any encrypted modules for simulating of
30 31 32
 * the combined code. This permission applies to you if the distributed code
 * contains all the components and scripts required to completely simulate it
 * with at least one of the Free Software programs.
33 34 35 36 37 38 39 40
 *******************************************************************************/
`timescale 1ns/1ps

module  mcont_common_chnbuf_reg #(
    parameter CHN_NUMBER=0
)(
    input rst,
    input clk,
41
    input                 [3:0] ext_buf_rchn,  // ==run_chn_d valid 1 cycle ahead of ext_buf_rd!, maybe not needed - will be generated externally
Andrey Filippov's avatar
Andrey Filippov committed
42
    input                       ext_buf_rrefresh,
43
    input                       ext_buf_page_nxt,
44
    input                       seq_done,      // sequence done
45
    input                       ext_buf_run,
46
    output reg                  buf_done,      // sequence done for the specified channel
47 48
    output reg                  page_nxt,
    output reg                  buf_run
49 50
);
    reg                 buf_chn_sel;
Andrey Filippov's avatar
Andrey Filippov committed
51
    always @ (posedge clk) begin
52
        if (rst) buf_chn_sel <= 0;
Andrey Filippov's avatar
Andrey Filippov committed
53
        else     buf_chn_sel <= (ext_buf_rchn==CHN_NUMBER) && !ext_buf_rrefresh;
54 55 56
        
        if (rst) buf_done <= 0;
        else     buf_done <= buf_chn_sel && seq_done;
57 58 59
        
        if (rst) buf_run <= 0;
        else     buf_run <= (ext_buf_rchn==CHN_NUMBER) && !ext_buf_rrefresh && ext_buf_run;
60 61
       
    end
62
    always @ (posedge clk)  page_nxt <= ext_buf_page_nxt && (ext_buf_rchn==CHN_NUMBER) && !ext_buf_rrefresh;
63 64
endmodule